4% - Digit (±39999 count) # 0.005% Accuracy, Ultra-High Performance DIGITAL PANEL INSTRUMENT # DESCRIPTION The AN2577 is a premium performance 4%-digit digital panel instrument which enhances Analogic's broad line of high performance digital panel instruments. The full scale readout ( $\pm$ 39999 count) provides a resolution of $\pm0.0025\%$ with a guaranteed accuracy of $\pm0.005\%$ . The input amplifier has a bipolar differential input circuit with an input impedance of 10° ohms. It is protected against overvoltages up to $\pm$ 100 volts. The AN2577 is offered with either of two full-scale ranges: the $\pm$ 3.9999-volt range provides $100\mu V/count$ sensitivity; the $\pm$ 399.99 millivolt range provides a $10\mu V/count$ sensitivity. The 3-phase, dual-slope A/D converter includes an automatic zero feature for long-term accuracy. The "unknown" integration period is optimized to yield a Normal Mode Rejection Ratio (NMRR) in excess of 90dB. The entire input amplifier and A/D converter are isolated (floated) up to $\pm\,300$ volts with respect to digital ground. This level of isolation yields a Common Mode Rejection Ratio (CMRR) of up to 140dB. The digital portion includes the drivers for the large LED red, planar display, and several status and control lines. Control signal inputs are included to BLANK the display, HOLD the last value, TEST the display, and to select the decimal point location. The AN2577 may be externally triggered for up to 10 conversions per second. Status signals include converter STATUS and OVERRANGE. The standard AN2577 includes a universal ac power supply for either 110Vac or 220Vac $\pm\,20\%$ , from 50 to 500Hz (@ 2.7 Watts). The power supply provides up to 1400 volts dc or ac peak isolation between the digital ground and ac power line, and between the analog ground and ac power line. The optional parallel BCD outputs are microprocessor-compatible, word-programmable, tri-state outputs. This feature allows the data from one or more digital panel instruments to be transferred over a single set of data lines. The standard AN2577 is packaged in a rugged DIN/NEMA high-Impact molded plastic case which is UL94V-0 rated. An optional all-metal case provides additional EMI/RFI shielding and protection. Every AN2577 is subjected to comprehensive testing under Analogic's Quality Assurance program which includes a 100-hour temperature-cycled burn-in, from 0°C to +50°C, with power ON/OFF cycling. Every instrument is vibration tested, calibrated, and shipped with a detailed calibration certificate, certified by Analogic's Quality Assurance Department. The AN2577 is covered by a full 12-month warranty. **FEATURES** - High Performance Low Cost - Accuracy of ±0.005% of Reading ±1 Count - 10 microVolt Sensitivity (for ±399.99mV FS) - ±0.0025% Readout Resolution for 39999 Counts - Floating Bipolar Differential, Guarded FET input - Ultra Low Bias Current (Less Than 50 pico Amps) - Automatic Zero for Long-Term Stability - Input Protection for more than 100 Volts - Floating & Isolated Input (1400 Volts) - High Input Impedance (1000 Megohms) - CMRR Greater Than 140 dB - NMRR Greater Than 90 dB - One Line Cycle Integration Period for highest NMRR and CMRR - DISPLAY TEST, HOLD, BLANK, OVER-RANGE and Converter Status Control Signals - TRI-STATE BCD Output, Word-Programmable; Optional - Ratiometric Capability, 3-Wire; # Optional - Large .43" (11mm) LED Display for Maximum Readability - Universal Power Options Include: 110VAC ±20% @ 2.7 Watts 220VAC ±20% @ 2.7 Watts - DIN/NEMA Standard Case; UL94V-0 Rated - 12-Month Recommended Recalibration Interval - Rear Screw Terminal Connector Available # **APPLICATIONS** - Precision Analytical Instrumentation - High Accuracy Digital Process Indicators With Universal Computer Bus Interface - Industrial Weighing and Scaling Systems - Laboratory Digital Phase Angle Indicators - High Resolution Strain Gauge Digitizers # **AN2577 SPECIFICATIONS** | ANALOG INPUT | | Analog To Digital | | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------| | Configuration | Bipolar, isolated and floating dif- | Conversion (continued). | | | | ferential input. | Input Integration Period | 20.00 milliseconds nominal for | | Full Scale Range | ± 3.9999Vdc or ± 399.99mVdc. | | optimum 50Hz rejection. 16.67 | | Input Resistance | > 1000 Megohms. | | milliseconds nominal for optimum 60Hz rejection. | | Bias Current @ 25°C | 50pA typical, 100pA max. | DIGITAL OUTPUTS | | | Input Protection | | DIGITAL OUTPUTS | All outputs are TTL/CMOS com-<br>patible (0 to +5VDCpositive true | | ± 3.9999Vdc Full Scale | ± 100Vdc or ac rms continuous | | logic except as noted). | | | without damage. | Parallel BCD (Optional) | Latched and buffered word- | | ± 399.99mVdc Full Scale | ± 20Vdc or ac rms continuous | | programmable TRI-STATE out- | | | without damage. | | puts are available for computer | | Input Filter | Single-pole, optimized signal- | | bus interfacing. The 20 bits of digital data are available as | | | enhancement filter. | | parallel output or organized for a | | Normal Mode Rejection Ratio | 90dB typical, 70dB min. @50 or | | 4, 8, 12, 16 or 20-bit data bus. A | | | 60Hz. | | separate TRI-STATE ENABLE in- | | Ratiometric Operation | 3-wire ratio input for use with ex- | | put (CMOS compatible 0 to +5V) | | | ternal reference (Consult factory). | | controls each of the 4-bit bytes. | | COMMON MODE | | | BUSY and BUSY provide the use with output register status. (One | | Signal Return to Digital Ground Voltage (CMV) | ± 300Vdc or ac peak. | | TTL load each). | | dc Rejection Ratio;(CMRR) | 140dB typical, 120dB min. | POLARITY | Logic "1" indicates a "+" | | ac Rejection Ratio;(CMRR) | 120dB typical, 100dB min. @ 50 | | displayed. | | | to 60Hz. | OVERLOAD (OVLD) | Logic "0" indicates that output | | Digital Ground to ac Power Line | | | exceeds ± 39999 counts. | | Voltage (CMV) ac Rejection Ratio:(CMRR) | 1400Vdc or ac peak. | CONVERTER STATUS | A logic "1" indicates that the cor | | PERFORMANCE | 160dB min. @ 50 to 60Hz. | CONVENIER STATOS | verter is busy. A TRIGGER or | | Accuracy | ±0.005% of reading ±1 count. | | HOLD command will be ignored | | Resolution | ± 0.0025% for ± 39999 counts. | | at this time. | | Range Tempco | ±5ppm of reading/°C typical, | POWER | 4404 | | Zone Carbilla. | ± 10ppm of reading/°C max. | Choice of 2 ac Power Inputs | 110Vac rms ± 20%, 47 to 500Hz<br>@ 2.7 watts nominal (88 to 132 | | Zero Stability | Autozero: $\pm 0.2 \mu \text{V/}^{\circ}\text{C}$ typical for 399.99mV full scale; $\pm 2 \mu \text{V/}^{\circ}\text{C}$ | | Vac input range). 220Vac rms | | | typical for 3.9999Vdc full scale. | | ± 20%, 47 to 500Hz @ 2.7 watts | | Step Response | Less than 100msec for ± 0.005% | | nominal (176 to 264 Vac input | | | of reading accuracy for a "+" or | | range). | | DISPLAY AND CONTROLS | "-" full-scale step input. | ENVIRONMENTAL & PHYSICAL Operating Temperature Range | 1000 to . 5000 | | Type of Display | 7-segment planar, red LED, 0.43" | Storage Temperature Range | - 10°C to + 50°C.<br>- 40°C to + 85°C. | | Type of Display | (11mm) high. | Relative Humidity | 0 to 90%, noncondensing. | | Delegito Indication | | Case | DIN/NEMA standard, high-impact | | Polarity Indication | Automatic, "+" or "-" sign displayed. | | molded plastic case UL94V-0 | | 01/500411051 11 11 | | | rated; metal case available. (See Ordering Guide). | | OVERRANGE Indication | All digits blanked to prevent er- | | Ordering Guide). | | | roneous readout, "+" or "-" sign and decimal point remain | Dimensions | DIN/NEMA (See Fig. 14). | | | on. | Weight | 12 oz. (360 grams). | | Decimal Baluta | | EMI/RFI | Shielding on five sides with | | Decimal Points | 4-position, user-selectable at rear connector. | Special Line Noise Suppression | metal case option. | | TRICOSTRILLOLD | | Special Line Noise Suppression | Provision made for surge sup-<br>pressor varistor and line input | | TRIGGER/HOLD Input | Logic 0 holds last reading, logic<br>1 allows a nominal 2.5 conver- | | passive filtering for industrial ap | | | sion/second rate. A positive | | plications. (Consult factory). | | | pulse with a rise time < 200nsec | CELIABILITY | | | | and a pulse width of $>2 \mu sec$ will | RELIABILITY | >60,000 Hours, calculated. | | | trigger a new conversion up to 8 | Burn-In | 100 hours with 0 to +55°C | | | conv./sec. (L5) or 10 conv./sec. (L6). CMOS compatible (0 to | | temperature cycles and power | | | + 5Vdc). | | on/off cycles. | | BLANK INPUT | | Vibration | Each unit vibrated at 5g's for 30 | | DEATH HATOT | Logic "0" (open collector or equivalent) blanks display. | Calibration | seconds. NBS traceable, detailed cer- | | B1051 AV 5505 | | Canbration | tificate of calibration shipped | | DISPLAY TEST INPUT | Logic "0" (sink 0.2mA to digital | | with each unit. | | | ground). Tests all 35 segments of display by displaying "88888" | Recalibration | Recommended at 12-month inter- | | ANALOG TO DIGITAL | | | vals. | | CONVERSION | | Warranty | 12 Months. | | Technique | Dual-slope, 3-phase conversion | | | | | with automatic zero correction. | | | | Rate | Complete conversion each cycle. 2.5 conversions per second | | | | 7,010 | nominal, for best visual inter- | | | | | pretation. For high speed, see | | | | | Application Data. | | | | | | | | ### **PIN DESIGNATIONS** J2 J1 (TOP OF CASE) (BOTTOM OF CASE) TRI-STATE BCD OUTPUTS \*Ratio Input Signal IN 100 В BCD Signal Rtn. BCD 200 Analog Ground В 400 C 3 4 Digit 3 Digit 1 Guard 3 Guard 800 D D Spare Spare A Enable Digit 3 E 5 Enable Digit 1 Digital Ground **Digital Ground** E 5 **BLANK/OVERLOAD** TRIGGER/HOLD 6 6 10 Conversion Rate **DISPLAY TEST** BCD BCD 20 2K CONVERTER STATUS 8 Spare 40 4K Digit 2 Digit 4 J 8 Spare N.C. 9 8K K 9 80. Decimal Point 3 Decimal Point 1 10 Enable Digit 4 L Enable Digit 2 10 Decimal Point 2 Decimal Point 4 M 11 М 11 10K BUSY +5 Volts Digital Ground 12 N Dig. Gnd. N 12 20K OVERRANGE Digit 5 13 N.C. N.C. BUSY P 13 R N.C. 14 N.C. +5 Volts R 14 Polarity ac Power IN S 15 ac Power IN Spare S 15 Enable Digit 5 \*Consult factory. Fig. 16. Internal View. Fig. 17. Rear Panel Connectors. **NEED APPLICATION HELP?** CONSULT NEAREST ANALOGIC SALES OFFICE OR REPRESENTATIVE. ### PRINCIPLES OF OPERATION The AN2577 utilizes an autozeroed, 3-phase dual-slope analog-to-digital converter which includes an input filter, a buffer stage, an integrator and a comparator. The input filter is optimized\* and provides over-voltage protection with FET input clamp diodes. The input buffer is a voltage follower with a FET input stage which features high (gigaohm) input impedance and low (picoAmp) bias currents. A gain of 10 is provided in the buffer for the $\pm$ 399.99mV full-scale option. In each conversion cycle, the internal offset voltages are sensed and compensated for automatically (Autozero Phase). The displayed data is the digitized ratio of the input signal to the precision reference located in the instrument. Optionally, the user may introduce his own reference (scaled for +1 volt dc), where the output count of 10000 would represent an input equal to the full value of the external reference. (Display = $V_{in}/V_{ref} \times 10000$ ). A front panel-accessible span control permits the user to calibrate the precision internal reference to system standards. Analogic's precision reference is calibrated and traceable to NBS standards. Signal return is separated from digital ground through the pulse transformer interface between the analog and digital circuits. All timing and control functions are performed by a proprietary CMOS integrated circuit which drives the LED display in a multiplexed BCD format. \*Maximum filtering, while allowing a full-scale input step to settle to 1 count within 1 conversion period. Fig. 2. Simplified Schematic Diagram. - Vs. Voltage source to be measured." - V<sub>cm1</sub> Common mode voltage between pins ② and ⑤. Typically this would be due to ground loops or other system noise. Note that only a differential input such as in the AN2577 can reject this type of noise and interference. - Vcm2 Common mode voltage (isolation potential) between power line and digital ground. - Pin 1 Positive Input for voltage to be measured. - Pin 2 Negative Input (return) for voltage to be measured. - Pin® Digital ground. Internally connected to analog ground via Kelvin connection. All digital signals such as Decimal Points, HOLD, BLANK, EOC, DISPLAY TEST, OVER-RANGE, BCD etc., should be returned to this point. 20.00 msec. FOR 50 Hz OPERATION 16.67 msec. FOR 60 Hz OPERATION Φ1 (UNKNOWN INTEGRATION) Φ2 (REFERENCE INTEGRATION) PO (AUTO ZERO) AUTO ZERO INTEGRATOR CONVERTER CONVERSION IN PROCESS MODE: TRIGGERED 2 µsec < t < 6T TRIGGER/HOLD CONVERTER STATUS DI JUNKNOWN INTEGRATION) \$2 (REFERENCE INTEGRATION) PO (AUTO ZERO) AUTO ZERO INTEGRATOR MODE: FREE RUN AT 2.5 CONVERSIONS PER SECOND NOMINAL Fig. 4. Timing Diagram The TRI-STATE ENABLE input controls for each of the five 4-bit bytes are CMOS compatible (0 to +5V). Multiple lines may be tied together and enabled simultaneously. The BCD output is automatically enabled by an internal 100K ohm pull-down resistor and can be disabled by an external 10Kohm pull-up resistor, connected between the appropriate ENABLE input and J2 pin R (+5V) as shown. This allows data to be controlled by a mechanical switch, TTL, DTL or CMOS logic. (Note: External 10Kohm resistor not required for CMOS interface). Fig. 5. Interfacing to BCD Enable Inputs. To display the desired decimal point, simply connect the appropriate pin as shown to Digital Ground (J1, Pin N) using a jumper lead. Fig. 3. Input Configurations and Common Mode Voltages. NOTE: (Consult Factory for Ratiometric Option). A voltage ratio measurement can eliminate the need for a costly precision power supply to provide transducer excitation. This is accomplished by the dual-slope integrating A/D converter which displays the digitized ratio of ${\rm ^{V}}_{\rm in}/{\rm ^{V}}_{\rm ref} \times 10000$ . Thus, if the external reference varies, the signal voltage will change proportionally. This makes the long term accuracy of the external reference supply noncritical and it need only be stable during the measurement period. Fig. 10. Using AN2577 for 3-Wire Ratiometric Measurements. # TRIGGER MODE: A new conversion can be initiated anytime the CONVERTER STATUS output (J1 pin J) is low. A positive trigger pulse, (logic "1" CMOS compatible, 0 to +5 Vdc) with a rise time of less than 200 nsec., will start a new conversion. NOTE: A trigger pulse at any other time will be ignored by the converter and the conversion in process will continue until complete. Fig. 12. TRIGGER/HOLD Control. Fig. 14. Current Input- Fig. 11. Conversion Rate Control. For signal voltages $V_s$ greater than 4 Volts, select RA and RB for proper scaling such that $V_{in}$ is $\leq$ 4 Volts for a "3.9999" Display.\* Program Decimal Point accordingly (See Fig. 6). \*According to $$V_{IN} = \frac{R_B}{(R_A + R_B)} \times V_s$$ Fig. 13. Input Scaling. Fig. 15. Installation Dimensions. # APPLICATION DATA | Word Programming | | | | | |------------------|-------------------------|------------------------------------------|--|--| | _ Bits/Word | Enable Pins | Digits Enabled | | | | 20 | N/A | All Digits plus<br>OV LD and<br>Polarity | | | | 16<br>16 | 5 & 10 & E & L<br>15 | 1 & 2 & 3 & 4<br>5, OVLD, Polarity | | | | 12<br>12 | 5 & 10 & E<br>L & 15 | 1 & 2 & 3<br>4 & 5, OVLD, Polarity | | | | 8<br>8<br>8 | 5 & 10<br>E & L<br>15 | 1 & 2<br>3 & 4<br>5, OVLD, Polarity | | | | 4<br>4<br>4<br>4 | 5<br>10<br>E<br>L<br>15 | 1<br>2<br>3<br>4<br>5, OVLD, Polarity | | | When the word-programmable TRI-STATE BCD option is installed, 20-bits of latched and buffered parallel BCD outputs are available on connector J2 and are automatically enabled. BUSY and BUSY indicate when data is valid. The same BCD option can be used when the AN2577 must interface with a data bus structure which requires data in 4, 8, 12, 16 or 20 bit bytes. This can be accomplished simply by jumpering the DIGIT ENABLE lines together, according to the word size (see chart). A high level (Logic 1) disables the BCD output. Fig. 7. Word-Programming Tri-State BCD Output. Fig. 8. BCD Output Timing Diagram. The TRI-STATE BCD outputs of the AN2577 may be tied together into a common data bus and individually enabled for input to a single recording device, such as a printer, digital comparator, computer or other peripheral equipment. This eliminates costly external switching of multiple BCD lines and simplifies system interfacing. Fig. 9a. Multiple Station Monitor. The TRI-STATE BCD outputs of the AN2577 may be tied together into a common data bus and individually enabled for input to a single recording device, such as a printer, digital comparator, computer or other peripheral equipment. This eliminates costly external switching of multiple BCD lines and simplifies system interfacing.